Wladyslaw Grabinski
EHE › ASSOCIATIONS › AIDE-PROF › IEEE
Website: https://ieee.epfl.ch
Expertise
Electrical Characterization (DC, CV, RF)
SPICE/Compact Modeling
Verilog-A Standardization
TCAD Process/Device Simulations
Phone Numbers
Mobile (GSM): +41 79 883 60 76
Office ELB 334: +41 21 693 3977
Secretary ELB 336: +41 21 693 3979
Labs
ELB 120: +41 21 693 7356
ELB 121: +41 21 693 4681
DIA 004: +41 21 693 6992
Wladek Grabinski received the Ph.D. degree from the Institute of Electron Technology, Warsaw, Poland, in 1991. From 1991 to 1998 he was a Research Assistant at the Integrated Systems Lab, ETH Zürich, Switzerland, supporting the CMOS and BiCMOS technology developments by electrical characterization of the processes and devices. From 1999 to 2000, he was with LEG, EPF Lausanne, and was engaged in the compact MOSFET model developments supporting numerical device simulation and parameter extraction. Later, he was a technical staff engineer at Motorola, and subsequently at Freescale Semiconductor, Geneva Modeling Center, Switzerland. He is now an consultant responsible for modeling, characterization and parameter extraction of MOS transistors for the design of RF CMOS circuits. He is currently consulting on the development of next-generation compact models for the 65–32-nm-technology very large scale integration (VLSI) circuit simulation. His current research interests are in high-frequency characterization, compact modeling and its Verilog-A standardization as well as device numerical simulations of MOSFETs for analog/RF low power applications. He is an editor of the reference modeling book Transistor Level Modeling for Analog/RF IC Design and also authored or coauthored more than 50 papers. Wladek has served as a member in IEEE EDS Compact Modeling Committee, organization committee of ESSDERC/ESSDERC, TPC of SBMicro, SISPAD, MIXDES Conferences; reviewer of the IEEE TED, IEEE MWCL, IJNM, MEE, MEJ. He also serves as European representative for the ITRS Modeling and Simulation working group. He is a Member At Large of Swiss IEEE ExCom and also supports the EPFL IEEE Student Branch acting as its Interim Branch Counselor. Wladek is involved in activities of the MOS-AK/GSA compact modeling group and serves as a coordinating manager since 1999.
Calendar
Follow Me
International Projects
Reference Publications
Transistor Level Modeling for Analog/RF IC Design Editors: W.Grabinski, B.Nauwelaers, D.Schreurs Publisher: Mark.deJongh@springer-sbm.com ISBN: 1-4020-4555-7 (2006) www.springer.com
Transistor Level Modeling for Analog/RF IC Design Editors: W.Grabinski, B.Nauwelaers, D.Schreurs ISBN: 978-7-03-018241-8 (2007) www.sciencep.com
Power/HVMOS Devices Compact Modeling Editors: W.Grabinski, T.Gneiting Publisher: Mark.deJongh@springer-sbm.com ISBN: 978-90-481-3045-0 (2010) www.springer.com
M. Najmzadeh, Y. Tsuchiya, D. Bouvet, W. Grabinski and M. A. Ionescu. Multi-Gate Buckled Self-Aligned Dual Si Nanowire MOSFETs on Bulk Si for High Electron Mobility, in IEEE Transactions on Nanotechnology, vol. 11, p. 902-906, 2012.